Design Note AN 2013-03 V1.0 March. 2013



# LLC Converter Design Note

IFAT IMM PSD Anders Lind

www.infineon.com

Edition 2013-03 Published by Infineon Technologies Austria AG 9500 Villach, Austria © Infineon Technologies Austria AG 2011. All Rights Reserved.

#### Attention please!

THE INFORMATION GIVEN IN THIS APPLICATION NOTE IS GIVEN AS A HINT FOR THE IMPLEMENTATION OF THE INFINEON TECHNOLOGIES COMPONENT ONLY AND SHALL NOT BE REGARDED AS ANY DESCRIPTION OR WARRANTY OF A CERTAIN FUNCTIONALITY, CONDITION OR QUALITY OF THE INFINEON TECHNOLOGIES COMPONENT. THE RECIPIENT OF THIS APPLICATION NOTE MUST VERIFY ANY FUNCTION DESCRIBED HEREIN IN THE REAL APPLICATION. INFINEON TECHNOLOGIES HEREBY DISCLAIMS ANY AND ALL WARRANTIES AND LIABILITIES OF ANY KIND (INCLUDING WITHOUT LIMITATION WARRANTIES OF NON-INFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS OF ANY THIRD PARTY) WITH RESPECT TO ANY AND ALL INFORMATION GIVEN IN THIS APPLICATION NOTE.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

AN 2013-03

Revision History: date (13-03-08) , V1.0

Previous Version: none Subjects: [First rev]

Authors: [Anders Lind, IFNA PMM]

### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: [anders.lind@infineon.com]

### **Table of contents**

| 1 | Introduction |                                           |    |  |
|---|--------------|-------------------------------------------|----|--|
| 2 | LLC C        | LLC Converter Topoology                   |    |  |
|   |              | Design Equations                          |    |  |
|   |              | Converter gain                            |    |  |
|   | 3.2          | Determining resonant components           | 7  |  |
|   | 3.3          | Rectifier diode considerations            | 10 |  |
|   | 3.4          | MOSFET considerations                     | 11 |  |
|   | 3.5          | Output filter considerations              | 14 |  |
|   | 3.6          | Resonant reactive elements considerations | 15 |  |
|   | 3.7          | Controller/driver considerations          | 16 |  |
| 4 | Refere       | ances                                     | 17 |  |

### 1 Introduction

LLC topology has been used sparingly in high-end applications that required the very highest efficiency possible. However, with industry demanding increased efficiency in more mainstream products and organizations such as Energy Star and 80 Plus posting ever higher "recommendations" for efficiency at any load-level, LLC topology is proliferating throughout product categories and power levels. While this topology handles load variarations extremely well, it requires substantial upfront effort to configure a design to handle line variations – this must be fully considered in the resonant tank design, and a wider input range design will have some specific trade-offs. Use LLC in off-line SMPS with a pre-regulated bus (PFC) when efficiency and power density are high priorities. This design note aims to detail the operation of the LLC converter in its three different modes as well as provide guidance on how to properly design an LLC stage. A detailed example is provided with component selection and worst-case loss calculations for all semiconductor components.

### 2 LLC Converter Topoology

The LLC converter is part of the resonant converter family, which means regulation is not like conventional Pulse Width Modulation schemes. Running at 50% Duty cycle and fixed 180 degree phase shift, regulation is obtained through frequency modulation. All primary side MOSFETs turn on resonantly – Zero Voltage Switching – resulting in full recycling of the energy contained in the MOSFETs' parasitic output capacitance. Furthermore, all secondary side switches turn off resonantly – Zero Current Switching – to minimize switching losses normally associated with hard switching. Resonant operation of all switching devices in the LLC converter results in minimized dynamic loss and thus increased overall efficiency; particularly at higher operating frequencies in the hundreds of kilo Hertz to Mega Hertz range.



Figure 2.1: Schematic and basic waveforms for HB LLC converter operating at resonant frequency.

### 3 Design Equations

The following are design equations for the LLC converter, including a design example using <u>Half Bridge</u> frontend and two center-tapped, passively rectified outputs to clarify the use of the equations. The example uses a proposed design process to establish resonant tank component values based on certain guidelines.

| ,                                                    |
|------------------------------------------------------|
| 320 V-420 Vdc (PFC pre-regulated bus – universal ac) |
| 24 V                                                 |
| 6 A                                                  |
| 12 V                                                 |
| 5 A                                                  |
| 204 W                                                |
| 100 kHz, nominal at full load, 380Vdc                |
|                                                      |

**Table 3.1: Specifications** 

### 3.1 Converter gain

The winding ratio between the primary winding,  $n_{pri}$ , and the secondary winding,  $n_{sec}$ , gives one gain-term as in other transformer isolated SMSP:

$$G_{XFMR} = \frac{n_{\text{sec}}}{n_{pri}} \tag{1}$$

Since the resonant converter gain is expressed with respect to sinusoidal in- and out-puts, both need conversion, which results in a total gain factor of

$$G_{HB} \approx \frac{1}{2}$$
 ,  $G_{FB} \approx 1$  (2)

For Half-bridge or fullbridge front-ends respectively.

The last gain-term is the one for the resonant network:

$$K(Q, m, Fx) = \frac{Fx^2(m-1)}{\sqrt{(m \cdot Fx^2 - 1)^2 + Fx^2 \cdot (Fx^2 - 1)^2 \cdot (m-1)^2 \cdot Q^2}}$$
(3)

Where

$$Q = \frac{\sqrt{L_r/C_r}}{R_{res}}$$
 Quality factor (4)

$$R_{ac} = \frac{8}{\pi^2} \cdot \frac{n_{pri}^2}{n_{cos}^2} \cdot R_o \quad \text{Reflected load resistance}$$
 (5)

$$Fx = \frac{f_s}{f_s}$$
 Normalized switching frequency (6)

$$f_r = \frac{1}{2\pi\sqrt{L_r \cdot C_r}}$$
 Resonant frequency (7)

$$m = \frac{L_r + L_m}{L_r}$$
 Ratio of total primary inductance to resonant inductance (8)

The resonant gain will have a general shape as shown below in Figure 3.1:



Figure 3.1: Shape of the resonant gain at different values of Q

Gain is 1 at Fx=1 and lower for Fx>1. Assuming Q<1, gain is higher for Fx<1. The minimum frequency of operation is limited to the frequency at which the gain peaks. The amplitude of the peak represents the maximum gain.  $R_{ac}$  is a function of output voltage and output current, which are given at maximum output

power. The Lr \* Cr product is given by (7) {fr is selected to equal the desired switching frequency at nominal operation to obtain best efficiency at that operating point}. A larger Lr (and smaller Cr) results in a lower maximum gain via Q.

m is the only variable that contains Lm (the transformer magnetizing inductance). A larger value of Lm brings the transformer closer to ideal and improves efficiency, but makes it harder to achieve ZVS. A larger value of Lm also reduces maximum possible gain: Q and m influence each other and determine maximum gain. The ratio of maximum gain to nominal gain (a gain of 1) must be high enough to accommodate for the ratio of nominal input voltage to minimum input voltage. This cannot be made up for by the other (non-frequency dependent) gains.

#### 3.2 Determining resonant components

Given the specifications in Table 3.1, we can see that the minimum resonant gain required is

$$G_{V_{i,\min}} = \frac{V_{i,nom}}{V_{i,\min}} \cdot 1.1 = 1.3$$
 (9)

When adding 10% for head room. The resonant frequency,  $f_r$ , is set equal to the desired switching frequency for best efficiency.

Picking the right – optimal – maximum Q and m values is a very involved task that requires iterations, physical experiments and complex calculations, which is not the purpose of present Design Note. Instead some guidelines will be followed. Figure 3.1 shows gain plots for several values of Q in the range from "small" (0.2) to "large" (5) for some quasi-arbitrarily chosen value of m=6. At the maximum Q (heaviest load), the minimum resonant gain (determined above in (9)) must be achievable. A value of  $Q_{MAX}$  higher than ~0.7 will probably not satisfy the requirements. Q will have its minimum value at light loads, where the gain curve becomes very shallow at higher frequencies. The converter must be able to buck the voltage enough when the input voltage is high. Subtracting 10% for tolerances, the bucking-gain is obtained:

$$G_{V_{i,\text{max}}} = \frac{V_{i,nom}}{V_{i,\text{max}}} \cdot 0.9 = 0.81$$
 (10)

We see from Figure 3.1 that  $Q_{max}$  values less than ~0.3 will result in high frequency at high input voltages – which will decrease efficiency (added switching loss). A good choice of  $Q_{max}$  is somewhere in the middle:

$$Q_{\text{max}} = 0.5 \tag{11}$$

Since  $Q_{max}$  has been solidified, we must pick the highest m-value that satisfies the minimum gain requirement (remember that high m is desirable, since the transformer is more ideal). For a Q-value of 0.5, the gain is plotted for different values of m:



Figure 3.2: Resonant gain curves for different values of m when Q = 0.5

The maximum gain occurs at a normalized frequency that can be approximated by

$$F_{G \max} \approx \frac{1.25}{\sqrt{m}} \tag{12}$$

The highest permissible value of m can be found to be

$$m=5 (13)$$

Resulting in maximum gain of

$$K\left(0.5, 5, \frac{1.25}{\sqrt{5}}\right) = 1.31$$
 @ 56 kHz (14)

Which is confirmed graphically above in Figure 3.2, where m-values higher than 5 will result in insufficient maximum gain, but the curve for m = 5 just touches the line indicating the minimum required gain.

The frequency required at high input voltage (and full output power) can be found using G<sub>Vi.max</sub> from (10).

The maximum frequency for full output power is:

$$K(0.5,5,f_{\text{max}}) = G_{V_{i} \text{ max}} \rightarrow f_{\text{max}} = 154 \text{ kHz}$$
 (15)

Which is reasonable. For 50% load  $fs_{max}$  is 189kHz and 294kHz at 10% load. The actual maximum frequency is typically limited and the converter intead operates in burst-mode to achieve sufficient bucking at light loads while maintaining high efficiency.

The turns ratio for the transformer must be calculated to give the required overall gain

$$G_{HB} \cdot G_{XFMR} \cdot G_{res} = \frac{V_o}{V_i} \rightarrow n_1 = \frac{n_{pri}}{n_{sec1}} \approx 8.5, \quad n_2 = \frac{n_{pri}}{n_{sec2}} \approx 17$$
 (16)

Accounting for a voltage-drop term of sqrt(m/(m-1)) across the secondary side leakage inductance and a secondary side diode forward drop of 0.6 V.

In order to arrive at the maximum effective reflected ac resistance, first we reflect each effective full-power output resistance through the transformer individually

$$R_{ac1} = \frac{8}{\pi^2} \cdot n_1 \cdot \frac{V_{o1}}{I_{o1}} = 234 \,\Omega \quad , \quad R_{ac2} = \frac{8}{\pi^2} \cdot n_2 \cdot \frac{V_{o2}}{I_{o2}} = 562 \,\Omega$$
 (17)

Then the total reflected AC equivalent resistor at full load is the paralleled value:

$$R_{ac} = \frac{R_{ac1} \cdot R_{ac2}}{R_{ac1} + R_{ac2}} = 165 \,\Omega \tag{18}$$

The three unknown variables, Lr, Lm and Cr can now be found by solving the three equations for Q, fr and m given in (4), (7) and (8) respectively:

 $L_r = 132 \mu H$ 

L<sub>M</sub>=526 μH

C<sub>r</sub>=19 nF

An integrated transformer can be built on a PC47 EC32 core on a split-type bobbin, which could achieve

$$\begin{array}{ccc} L_r\!\!=\!\!120~\mu\text{H} & m\!\!=\!\!5.3 \\ L_M\!\!=\!\!516~\mu\text{H and} & \rightarrow & Q_{max}\!\!=\!\!0.447 \\ C_r\!\!=\!\!22~n\text{F (standard capacitor value)} & f_r\!\!=\!\!98~k\text{Hz} \end{array}$$

These physically realizable component values and subsequent m, Q and f<sub>r</sub> values lead to resonant gain curves plotted below for various load levels:



Figure 3.3: Specific resonant gain at full load (green), 50% load (blue) and 10% load (red)

The transformer design is outside the scope of this Design Note, but could be built with 34 turns on W1 (primary), 8 turns (center-tapped) for W2 (Seconday 1) and 4 turns (center-tapped) for W3 (secondary 2). This transformer construction would avoid saturation, and the windings would fit assuming appropriate wire gauge and isolation tape.

f<sub>s</sub> can now be found for any operating condition.

#### 3.3 Rectifier diode considerations

Worst operating condition for secondary side diodes is under full load (since RMS current is highest). We assume lowest input voltage – in order to get an operating point.

The switching frequency is first found under this condition:

$$K(Q_{\text{max}}, m, f_{\text{min}}) = \frac{V_i}{V_{i,\text{min}}} \rightarrow f_{\text{min}} = 71 \, kHz$$
 (19)

For Fx<1, each diode peak current can then be calculated as (not valid for Fx>1)

$$I_{D1,pk} = I_{D2,pk} = \frac{\pi}{2} \cdot I_{o1} \cdot \frac{f_r}{f_{min}} = 13 A$$
 (20)

$$I_{D3,pk} = I_{D4,pk} = \frac{\pi}{2} \cdot I_{o2} \cdot \frac{f_r}{f_{min}} = 11 A$$
 (21)

We must select diodes that can handle these peak currents with appropriate derating (20%).

During the half-cycle when D1 conducts,  $V_{o1}$  is forced across ½ W2 (since  $V_{o1}$  exists across  $C_{o1}$ ). Since D1 conducts, D2 has all of W2 voltage across it. The opposite is true for D1:

$$V_{D1 \text{ max}} = V_{D2 \text{ max}} = V_{o1} \cdot 2 = 48 V$$
 (22)

$$V_{D3,\text{max}} = V_{D4,\text{max}} = V_{o2} \cdot 2 = 24 V$$
 (23)

We must select diodes with a reverse voltage rating high enough to allow for appropriate derating (20%).

The rectifying diodes will reverse recover, so low reverse recovery charge is important. For this application, Schottky diodes can be used with negligible reverse recovery characteristics.

To calculate the rectifying diode power loss, we first realize each carry half the corresponding output current on average:

$$P_{D1,con} = P_{D2,con} = \frac{I_{o1}}{2} \cdot V_{f,D1} = 1.5 W$$
 (24)

$$P_{D3,con} = P_{D3,con} = \frac{I_{o2}}{2} \cdot V_{f,D3} = 0.875 W$$
 (25)

For  $V_{f,D1}$ =0.5 V (reasonable value) and

V<sub>f.D3</sub>=0.35 V (reasonable value)

For Schottky diodes - that have virtually no reverse recovery - the capacitance determines switching loss

$$P_{D1,sw} = P_{D2,sw} = \frac{1}{2} \cdot C_{T,D1} \cdot V_{D1,\text{max}}^2 \cdot f_{\text{min}} = 33 \, mW$$
 (26)

$$P_{D3,sw} = P_{D4,sw} = \frac{1}{2} \cdot C_{T,D3} \cdot V_{D3,max}^{2} \cdot f_{min} = 6 \, mW$$
 (27)

For C<sub>T.D1</sub>=400 pF (reasonable value) and

C<sub>T,D3</sub>=300 pF (reasonable value)

Total rectifier diode loss is thus (for 60/35V rated Schottky diodes rated at least 15 A)

$$P_{D1,tot} = P_{D2,tot} = P_{D1,con} + P_{D1,sw} = 1.5 W$$
 (28)

$$P_{D3,tot} = P_{D3,tot} = P_{D3,con} + P_{D3,sw} = 0.9 W$$
 (29)

For a reasonable choice of Schottky diodes.

#### 3.4 MOSFET considerations

In an off-line application with a pre-regulated bus, the primary side MOSFETs each see a maximum voltage equal to the bus voltage. Due to resonant operation, over- and under-shoot is negligible, so minimum breakdown voltage rating of the MOSFETs must be

$$V_{br,S1,S2} \ge V_{in,max} \cdot 1.2 = 504 V$$
 (30)

When employing standard 20% derating.

Different families of MOSFETs are available in this voltage rating range. The diverse CoolMOS technology families of Super Junction MOSFETs offer different characteristics and optimizations, so it is important to understand the requirements the LLC topology puts on the MOSFETs. Following are some of the selection considerations:

The ideal MOSFET for the LLC converter would allow for zero dead time (maximum power transfer) and no conduction loss. R<sub>on</sub> is obviously important for the latter consideration, but the former requires a little more explanation. As will be shown later, the dead time must be sufficient to cover three phases of MOSFET transition: turn-off time delay (from gate drive signal goes low until MOSFET begins to turn off), turn-off time (the time it takes for the MOSFET channel to completely turn off) and resonant transition time (the time it takes for the drain-source voltage to resonantly transition to the level of the input voltage):

- Low FOM: R<sub>on</sub>\*Q<sub>a</sub> (turn-off time delay and channel turn-off time)
- Low FOM: R<sub>on</sub>\*Q<sub>oss</sub> (resonant drain-source voltage transition time)

Since this topology is expected to operate fully in ZVS-mode (given appropriate MOSFET  $Q_g$ ,  $Q_{oss}$ , selected  $Q_{max}$  and m-values – and ample pre-programmed deadtime), switching loss caused by  $E_{oss}$  can be considered negligible, and to this extent,  $E_{oss}$  is not a critical MOSFET parameter for LLC.

What does complicate matters, though, is the fact that the MOSFET body diode could potentially experience hard current commutation in abnormal conditions, if steps are not taken specifically to avoid this. Particularly Super Junction MOSFETs exhibit very snappy reverse recovery characteristics, which – if severe enough – could interact with parasitic inductances and cause avalanche breakdown and consequently catastrophic failure of the MOSFET. The CoolMOS C6/E6 family as well as the CFD and CFDII technologies address this potential issue by employing a self-snubbing scheme causing the channel to partially turn on at high dv/dt (induced by Cgd/Cgs voltage divider) in order to prevent avalanche breakdown.

The recommended CoolMOS™ MOSFET family for LLC applications is P6 provided necessary precautions have been taken to avoid hard commutation of the body diode. This family of parts offers superior price/performance ratio with low FOMs, which means MOSFET turn-off and resonant voltage transition can happen in a shorter deadtime period. The fast turn-off speed is further augmented by a slightly elevated threshold- and plateau voltage compared to other CoolMOS families.

In implementations where hard body diode commutation is a concern, the more conservative recommendation is the C6/E6 CoolMOS™ MOSFET family, which provide the extra measure of protection during hard body diode commutation.

The current in the resonant tank during operation is the sum of currents in the magnetizing inductance and the primary transformer winding. The shape of the resonant- and magnetizing currents are given below:



Figure 3.4: Resonant tank current and Magnetizing current general shapes in different modes

The resonant current flows through the primary MOSFETs. It has its highest peak-value in boost operating mode, when the input voltage is at a minimum. The current through the transformer primary is given by the following equation (NB: only valid for  $Fx \le 1$ ):

quation (NB: only valid for FX \leq 1):
$$i_{pri}(t) = \begin{vmatrix} \left(\frac{1}{n_1} \cdot I_{D1,pk} + \frac{1}{n_2} \cdot I_{D3,pk}\right) \cdot \sin\left(2 \cdot \pi \cdot f_r \cdot t\right) & \text{if } 0 < t \le \frac{T_r}{2} \\ 0 & \text{if } \frac{T_r}{2} < t \le \frac{T_s}{2} \\ -\left(\frac{1}{n_1} \cdot I_{D1,pk} + \frac{1}{n_2} \cdot I_{D3,pk}\right) \cdot \sin\left(2 \cdot \pi \cdot f_r \cdot \left(t - \frac{T_s}{2}\right)\right) & \text{if } \frac{T_s}{2} < t \le \frac{T_s}{2} + \frac{T_r}{2} \\ 0 & \text{if } \frac{T_s}{2} + \frac{T_r}{2} < t \le T_s \end{vmatrix}$$
(31)

The magnetizing current is approximated by the following formula (NB: only valid for Fx≤1):

$$i_{Lm}(t) = \begin{vmatrix} \frac{n_1 \cdot V_{o1}}{L_m} t - \frac{n_1 \cdot V_{o1}}{L_m \cdot 4 \cdot f_r} & \text{if } 0 < t \le \frac{T_r}{2} \\ \frac{n_1 \cdot V_{o1}}{L_m \cdot 4 \cdot f_r} & \text{if } \frac{T_r}{2} < t \le \frac{T_s}{2} \\ -\frac{n_1 \cdot V_{o1}}{L_m} \left( t - \frac{T_s}{2} \right) + \frac{n_1 \cdot V_{o1}}{L_m \cdot 4 \cdot f_r} & \text{if } \frac{T_s}{2} < t \le \frac{T_s}{2} + \frac{T_r}{2} \\ -\frac{n_1 \cdot V_{o1}}{L_m \cdot 4 \cdot f_r} & \text{if } \frac{T_s}{2} + \frac{T_r}{2} < t \le T_s \end{vmatrix}$$

$$(32)$$

The total resonant current is the sum of the two as plotted below (actual values for design example):



Figure 3.5: Resonant current plottet for full power at minimum input voltage

Where  $\operatorname{ipri}(t)$  – the green dashed line – is the secondary side current reflected to the primary side

ilm(t) - the blue dotted line - is the magnetizing current and

ir(t) – the red solid line – is the sum of the two representing the total resonant tank current. The peak current can be found within the first half of the resonant period, where the derivative is 0:

$$\frac{d}{dt}i_r \left( 0 < t < \frac{T_r}{2} \right) \equiv 0 \qquad \to \qquad i_{S1,pk} = i_{S2,pk} = 2.27 \text{ A}$$
 (33)

We can select **IPA60R280E6**, which with a voltage rating of 600 V and pulsed current rating of 40 A easily satisfies the minimum requirements and is the more conservative choice with inherent self-snubbing. Alternatively the **IPA60R280P6** could be considered for higher efficiency if extra protection measures are taken. The following calculations assume selection of **IPA60R280E6**.

From t=0 to t=Switch, the high-side MOSFET conducts ir(t), for the remainder, the low-side MOSFET conducts, causing equal conduction losses of:

$$P_{S1,con} = P_{S2,con} = 0.5 \cdot i_{r,RMS}^{2} \cdot R_{on} = 0.4 W$$
 (34)

Where

 $\mbox{R}_{\mbox{\scriptsize on}}\mbox{=}0.38~\Omega$  (read off chart for typ value at  $80^{\circ}\mbox{C}$  junction temperature) and

$$i_{r,RMS} = \sqrt{f_{\min} \cdot \int_{0}^{\frac{1}{f_{\min}}} i_r^2(t) dt}$$
 Is the RMS value of the resonant current (35)

The energy contained in the resonant inductances at the time of switching (for Fx≤1) is

$$E_{L,Switch} = \frac{1}{2} \cdot (L_m + L_r) \cdot I_{Lm}^{2} = 250 \ \mu J$$
 (36)

Where

$$I_{Lm} = \frac{n_1 \cdot (V_{o1} - 0.5)}{L_m \cdot 4 \cdot f_r \cdot \sqrt{\frac{m}{m - 1}}} \cong 0.89 \text{ A}$$
(37)

When accounting for voltage drops across the secondary side diodes and leakage inductance.

The energy required to swing both MOSFETs' output capacitances the entire input voltage can be read off of DataSheet:

$$E_{oss,tot} = 2 \cdot E_{oss,S1} \approx 7 \ \mu J \tag{38}$$

For the chosen values of m and  $Q_{max}$  there is plenty of energy stored in the resonant tank to achieve ZVS given enough dead time.

Assuming Rg and Vdrv close to values in DataSheet, the Td(off) can be found in DS:

$$t_{d(off)} = 71 \, ns \, (typ) \tag{39}$$

The time to turn off channel is normally associated with charging  $C_{gd}$  to the final voltage via gate current for hard-switching applications. In softswitching applications, the calculation is more complex, and typically sophisticated simulations are required to arrive at a reasonable estimate. For simplicity, we estimate similar time interval as Td(off) to turn off the channel.

Assuming constant current during DT (approximately), the time required for full resonant switching is

$$t_{res(off)} = 2 \cdot C_{o(tr)} \cdot \frac{V_i}{I_{Lm}} \approx 214 \text{ ns}$$
 (40)

Total dead time required is thus

$$t_{DT,tot} = t_{d(off)} + t_{off} + t_{res(off)} \approx 356 \text{ ns}$$
(41)

With a higher value of m,  $I_{Lm}$  is lower, which means longer DT required (power transfer suffers). With a lower value of MOSFET Qg and Co(tr), m can be higher with same DT or DT can be lower; thus increasing efficiency. With a properly designed resonant tank and correctly tuned Dead Time, the MOSFETs turn on resonantly (full ZVS), so only the turn-off loss contributes to switching loss. Turn-off loss can be approximated by:

$$P_{S1,sw} \approx 0.5 \cdot I_{Lm} \cdot V_{i,\min} \cdot t_{d(off)} \cdot f_{\min} = 0.71 W *$$
(42)

For  $t_{d(off)}$ =71 ns (from Data Sheet, with suggested Rg and Vdrv) Gate drive loss is calculated by

$$P_{S1,Qg} \approx Q_g \cdot V_{drv} \cdot f_{min} = 37 \ mW \tag{43}$$

So the total MOSFET loss is

$$P_{S1} = P_{S2} = P_{S1,con} + P_{S1,sw} + P_{S1,Qg} = 1.2 W$$
(44)

For the selected IPA60R280E6

### 3.5 Output filter considerations

The output filter need only consist of an output capacitor, since the current is smooth (does not have high harmonic content). This capacitor – Co1 or Co3 conversely – does handle a fairly large AC current (the entire current ripple found in previous chapter on rectifying diode considerations), so a type with a low ESR should be selected. This capacitor will only see the output voltage, so voltage rating is straight-forward. The capacitance can be selected from output voltage ripple requirements (since current wave shape and magnitude are known). The current into it can be determined from the sec side diode currents less output current, and the loss is thus

$$P_{Co1} = I_{Co1,RMS}^{2} \cdot ESR_{Co1} W$$
 ,  $P_{Co3} = I_{Co3,RMS}^{2} \cdot ESR_{Co3} W$  (45)

The secondary filter  $-L_{o1}$ ,  $C_{o2}$  and  $L_{o2}$ ,  $C_{o4}$  conversely - only sees minor voltage- and current ripples, and could be omitted as stated previously. The secondary filter selection could be determined by some specific requirements such as EMI. The DCR of the secondary inductors does add copper loss.

<sup>\*</sup>This approximation is only a first-order approach to give a rough idea. Interaction between channel conduction and non-linear output capacitance behavior makes ZVS turn-off loss in SJ MOSFETs so complex to calculate that simulation or practical experimentation is recommended for more accurate estimation/measurements.

#### 3.6 Resonant reactive elements considerations

The resonant tank has a significant AC current flowing in it as detailed in previous sections. The DC-component of the resonant current is zero, so the components must be designed/picked with AC resistance in mind. The transformer can be implemented – as in the design example presented herein – as an integrated magnetic structure. The entire resonant current flows through the physical primary winding, causing loss based on the AC resistance of the primary winding (note: DCR is not a precise measure of the effective resistance causing loss). The total copper loss can be calculated as the sum of the secondary side copper losses and the primary side loss incurred by rms currents squared multiplied by AC resistances.

$$P_{XFRM,cu} = I_{r,RMS}^{2} \cdot ACR_{pri} + I_{sec1,RMS}^{2} \cdot ACR_{sec1} + I_{sec2,RMS}^{2} \cdot ACR_{sec2} W$$
(46)

The transformer also has associated core loss that depends on core material.

The ESR of the resonant capacitor directly causes similarly incurred ESR loss, and a type with very small ESR should be chosen. Alternatively several parallel capacitors could be chosen to further reduce ESR:

$$P_{Cr} = I_{r,RMS}^{2} \cdot ESR_{Cr} W \tag{47}$$

The voltage rating of the resonant capacitor is important as well, since it will be charged positivily during the dead time by the same current that charges/discharges the MOSFET output capacitances. If  $C_r$  value is large compared to the  $C_{oss,tot}$  then this voltage is negligible, and the voltage rating could be same as for MOSFETs:

$$C_{r,Vrate} = V_{i,\text{max}} \cdot 1.2 = 504 \, V$$
 (48)

If the transformer is not a single, integrated structure, then the discrete resonant inductor has its own copper loss:

$$P_{Lr,cu} = I_{r,RMS}^{2} \cdot ACR_{Lr} W \tag{49}$$

And core loss.

#### 3.7 Controller/driver considerations

The contol scheme and controller chip implementation is a topic onto itself and will not be detailed herein. When picking a controller for the LLC resonant topology, one must carefully consider some features that are either necessary or niceties:

- Adjustable minimum frequency {requirement}
- Soft-start scheme (non-trivial) {requirement}
- Sufficient pre-programmed or programmable dead time {requirement}
- Sufficiently high, limited maximum frequency {requirement}
- OCP (Over Current Protection) {requirement}
- OVP (Over Voltage Protection) {requirement}
- Input under-voltage protection {requirement}

A reasonable choice for this design example could be **ICE1HS01G-1**, which fulfills all the requirements in a fairly small SO-8 package.

If higher performance, more freedom and more adjustability is required, the **ICE2HS01G** can be recommended, which additionally allows synchronous rectification and fully adjustable dead time.

### 4 References

- [1] Infineon Technologies: EVALHS-200W-ICE1HS01G, 200W SMPS Evaluation Board using LLC Half Bridge Resonant Controller ICE1HS01G, Application Note V1.1 06 Dec 2010.
- [2] Infineon Technologies: ANPS0031 –ICE1HS01G, Half Bridge LLC Resonant Converter Design using ICE1HS01G, Application Note V1.0 12 August 2009.
- [3] Infineon Technologies: ICE2HS01G datasheet, High Performance Resonant Mode Controller, V1.1, August 2011.
- [4] Infineon Technologies: Design Guide for LLC Converter with ICE2HS01G, V1.0, July 2011.
- [5] Infineon Technologies: 300W LLC Evaluation Board with LLC controller ICE2HS01G, V1.1, August 2011.

### Symbols used in formulas

V<sub>i</sub>: Input voltage

E<sub>oss,tot</sub>: Energy required to swing both MOSFETs output capacitance the entire input voltage range

F<sub>Gmax</sub>: maximum gain for normalized frequency

G<sub>Vi</sub>,min: minimum resonant gain G<sub>HB</sub>: Half Bridge sinusoidal gain factor G<sub>FB</sub>: Full Bridge sinusoidal gain factor

Rac: total AC equivalent resistance at full load reflected to the primary

V<sub>o1</sub>: Output voltage I<sub>o1</sub>: Output current

I<sub>r.RMS</sub>: RMS value of tank resonant current

P<sub>o,max</sub>: Maximum output power

Fx: Normalized switching frequency

f<sub>r</sub>: Resonant frequency

T: Switching time period

L<sub>R</sub>: Resonant inductance

L<sub>M</sub>: Magnetizing inductance

m: Ratio of total primary inductance to series resonant inductance

I<sub>M.pk</sub>: Peak magnetizing current

N<sub>p</sub>: Number of transformer's primary turns

N<sub>s</sub>: Number of transformer's secondary turns

B<sub>max</sub>: Peak magnetic flux A<sub>c</sub>: Core sectional area

P<sub>core</sub>: Core loss

P<sub>XFRM.cu</sub>: Total transformer copper loss

P<sub>Co1</sub>: Output filter capacitor loss from ESR

P<sub>Cr</sub>: Resonant capacitor power loss from ESR

 $P_{Lr.cu}$ : Resonant inductor copper loss

P<sub>S1.Qq</sub>: Gate drive loss

T<sub>res(off)</sub>: MOSFET switching off time

 $t_{\text{DT.tot}}$ : Total dead time required

I<sub>S,rms</sub>: Primary MOSFET rms current

P<sub>S.cond</sub>: Primary MOSFET conduction loss

P<sub>S.off</sub>: Primary MOSFET switching off power loss

P<sub>S.gate</sub>: Primary MOSFET gate drive loss

Q: Quality factor of resonant circuit

Rac: Reflected AC load resistance

V<sub>SR,stress</sub>: SR MOSFET max voltage stress

R<sub>on.sec(100C)</sub>: SR MOSFET on resistance at 100°C

I<sub>SR.rms</sub>: SR MOSFET rms current

P<sub>SR,cond</sub>: SR MOSFET conduction loss

P<sub>SR.gate</sub>: SR MOSFET gate drive loss

P<sub>SR oss</sub>: SR output capacitance loss

Qoss: MOSFET output capacitance charge

Q<sub>qs</sub>: MOSFET gate-source charge

Q<sub>qd</sub>: MOSFET gate-drain charge

Q<sub>a</sub>: MOSFET total gate charge

R<sub>g</sub>: MOSFET gate resistance

Vbr: Drain-source MOSFET breakdown voltage rating

 $V_{pl}$ : MOSFET gate plateau voltage  $V_{th}$ : MOSFET gate threshold voltage

ESR: Capacitor resistance

 $I_{\text{Cin.rms}}$ : Input capacitor rms current  $P_{\text{Cin}}$ : Input capacitor conduction loss